Please use this identifier to cite or link to this item:
http://idr.iitbbs.ac.in/jspui/handle/2008/5673
Full metadata record
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Ravibabu P.; Govindaswamy P.K.; Pasupureddi V.S. | en_US |
dc.date.accessioned | 2025-01-14T08:45:53Z | - |
dc.date.available | 2025-01-14T08:45:53Z | - |
dc.date.issued | 2024 | - |
dc.identifier.citation | 0 | en_US |
dc.identifier.uri | http://dx.doi.org/10.1109/ISCAS58744.2024.10558115 | - |
dc.identifier.uri | http://idr.iitbbs.ac.in/jspui/handle/2008/5673 | - |
dc.description.abstract | This work proposes a 27-1, low power, half-rate, StrongArm latch based pseudo-random bit sequence (SAL-PRBS) generator at a 15-Gb/s data rate. The proposed SAL-PRBS consumes low static-power consumption compared to current-mode logic (CML) based PRBS circuit topologies, thanks to the StrongArm latch (SAL) comparator circuit topology having virtually zero static power consumption. The proposed design is implemented in 1.2 V, 65 nm CMOS. The simulation results show that the SAL-PRBS consumes only 3.7 mW at a 15-Gb/s data rate. The output data sequence of SAL-PRBS has rail-to-rail output voltage signal swing with a timing jitter of 2 ps. The figure-of-merit(FoM) of the proposed SAL-PRBS generator is only 0.036-pJ/bit at a 15-Gb/s data rate. � 2024 IEEE. | en_US |
dc.language.iso | en | en_US |
dc.subject | current-mode; Half-rate; jitter; pseudo-random bit sequence generator(PRBS); StrongArm latch (SAL) | en_US |
dc.title | A 15-Gb/s, 0.036 pJ/bit, Half-Rate, Low Power PRBS Generator in 1.2 V, 65 nm CMOS | en_US |
dc.type | Conference paper | en_US |
Appears in Collections: | Research Publications |
Files in This Item:
There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.