IDR Logo

Please use this identifier to cite or link to this item: http://idr.iitbbs.ac.in/jspui/handle/2008/580
Title: Analysis and design of 1 GHz PLL for fast phase and frequency acquisition
Authors: Rout P.K.
Panda B.P.
Acharya D.P.
Panda G.
Keywords: Loop filter
PFD
Phase frequency detector
Phase-locked loops
PLLs
VCO
Voltage controlled oscillator
Issue Date: 2014
Citation: 1
Abstract: Phase locked loop (PLL) being a mixed signal circuit involves design challenges at high frequencies. In this work a mixed signal PLL for faster phase and frequency locking is designed. The PLL is designed and synthesized using GPDK090 library of CMOS 90 nm process in CADENCE Virtuoso Analog Design Environment for an operating frequency of 1 GHz. Its locking time is 280.6 ns and observed to consume a power of 11.9 mW with a 1.8 V supply voltage. The complete layout of the PLL is drawn in CADENCE Virtuoso XL and its behaviour and performance is observed in Spectre. Copyright � 2014 Inderscience Enterprises Ltd.
URI: http://dx.doi.org/1504/IJSISE.2014.057938
http://10.10.32.48:8080/jspui/handle/2008/580
Appears in Collections:Research Publications

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.